| Roll | No.: | ••••• |
|------|------|-------|

# National Institute of Technology, Delhi

Name of the Examination: B. Tech

Branch

: ECE

Semester

: VII

**Title of the Course** 

: VLSI Design

Course Code : EC 403

Time: 3 Hours

Maximum Marks: 50

### Note:

- Answers should be CLEAR, TO THE POINT AND LEGIBLE.
- All parts of a single question must be answered together. ELSE QUESTION SHALL NOT BE EVALUATED.
- All questions in Section A are compulsory. Attempt any 4 questions from Section B and 2 questions from Section C.

## Section A

Answer the following questions

 $(2\times5)$ 

- What is Moore's law of integration?
- b. Compare the properties of metal gate and poly-Si gate in MOS fabrication?
- c. What is light field and dark field photomask?
- d. Why Si is the popular material for IC fabrication compared to other semiconductor materials?
- e. How CVD is different from PVD?

## Section B

- What are the different techniques for crystal growth? Explain the popular technique for Si crystal Q 2 growth in detail with suitable diagram. **(5)**
- Explain the sputter deposition technique for metals with suitable diagram. O 3

**(5)** 

- Discuss the diffusion doping technique in detail. Compare the doping profile obtained for diffusion Q 4 and ion implantation technique.
- Determine the pull up to pull down ratio  $(Z_{p,u}/Z_{p,d})$  for an NMOS inverter directly driven by another NMOS inverter.
- Make the comparison between MOS and BJT in view of IC fabrication.

**(5)** 

### Section C

- Discuss the metal gate process of NMOS fabrication. Explain the demerits of metal gate process.
- What we mean by epitaxial layer? Explain the necessities of epitaxial layer growth. Neatly draw the Q 8 MBE setup and explain it in detail. (10)
- Sketch the stick diagram for a CMOS gate computing  $y = \overline{(A+B+C).D}$  and estimate the cell Q9 width and height.

\*\*\*\*\*